# **Computer Organization and Architecture**

**Chapter 5 Internal Memory** 

# **Semiconductor Memory Types**

| Memory Type                            | Category           | Erasure                   | Write Mechanism | Volatility  |
|----------------------------------------|--------------------|---------------------------|-----------------|-------------|
| Random-access<br>memory (RAM)          | Read-write memory  | Electrically, byte-level  | Electrically    | Volatile    |
| Read-only<br>memory (ROM)              | Read-only memory   | Not possible              | Masks           |             |
| Programmable<br>ROM (PROM)             |                    |                           | Electrically    | Nonvolatile |
| Erasable PROM<br>(EPROM)               | Read-mostly memory | UV light, chip-level      |                 |             |
| Electrically Erasable<br>PROM (EEPROM) |                    | Electrically, byte-level  |                 |             |
| Flash memory                           |                    | Electrically, block-level |                 |             |

## **Semiconductor Memory**

#### RAM

- Misnamed as all semiconductor memory is random access
- —Read/Write
- —Volatile
- —Temporary storage
- —Static or dynamic

# **Memory Cell Operation**



### **Dynamic RAM**

- Bits stored as charge in capacitors
- Charges leak
- Need refreshing even when powered
- Simpler construction
- Smaller per bit
- Less expensive
- Need refresh circuits
- Slower
- Main memory
- Essentially analogue
  - Level of charge determines value

# **Dynamic RAM Structure**



#### **DRAM Operation**

- Address line active when bit read or written
  - Transistor switch closed (current flows)
- Write
  - Voltage to bit line
    - High for 1 low for 0
  - Then signal address line
    - Transfers charge to capacitor
- Read
  - Address line selected
    - transistor turns on
  - Charge from capacitor fed via bit line to sense amplifier
    - Compares with reference value to determine 0 or 1
  - Capacitor charge must be restored

#### **Static RAM**

- Bits stored as on/off switches
- No charges to leak
- No refreshing needed when powered
- More complex construction
- Larger per bit
- More expensive
- Does not need refresh circuits
- Faster
- Cache
- Digital
  - —Uses flip-flops

# **Stating RAM Structure**



### **Static RAM Operation**

- Transistor arrangement gives stable logic state
- State 1
  - -C<sub>1</sub> high, C<sub>2</sub> low
  - $-T_1 T_4$  off,  $T_2 T_3$  on
- State 0
  - -C<sub>2</sub> high, C<sub>1</sub> low
  - $-T_2 T_3$  off,  $T_1 T_4$  on
- Address line transistors T<sub>5</sub> T<sub>6</sub> is switch
- Write apply value to B & compliment to B
- Read value is on line B

#### **SRAM v DRAM**

- Both volatile
  - -Power needed to preserve data
- Dynamic cell
  - —Simpler to build, smaller
  - -More dense
  - —Less expensive
  - —Needs refresh
  - Larger memory units
- Static
  - —Faster
  - -Cache

### **Read Only Memory (ROM)**

- Permanent storage
  - —Nonvolatile
- Microprogramming (see later)
- Library subroutines
- Systems programs (BIOS)
- Function tables

### **Types of ROM**

- Written during manufacture
  - —Very expensive for small runs
- Programmable (once)
  - -PROM
  - Needs special equipment to program
- Read "mostly"
  - —Erasable Programmable (EPROM)
    - Erased by UV
  - —Electrically Erasable (EEPROM)
    - Takes much longer to write than read
  - —Flash memory
    - Erase whole memory electrically

#### **Organisation in detail**

- A 16Mbit chip can be organised as 1M of 16 bit words
- A bit per chip system has 16 lots of 1Mbit chip with bit 1 of each word in chip 1 and so on
- A 16Mbit chip can be organised as a 2048 x 2048 x 4bit array
  - Reduces number of address pins
    - Multiplex row address and column address
    - 11 pins to address (2<sup>11</sup>=2048)
    - Adding one more pin doubles range of values so x4 capacity

#### Refreshing

- Refresh circuit included on chip
- Disable chip
- Count through rows
- Read & Write back
- Takes time
- Slows down apparent performance

# Typical 16 Mb DRAM (4M x 4)



# 256kByte Module Organisation



## **1MByte Module Organisation**



#### **Interleaved Memory**

- Collection of DRAM chips
- Grouped into memory bank
- Banks independently service read or write requests
- K banks can service k requests simultaneously

#### **Error Correction**

- Hard Failure
  - Permanent defect
- Soft Error
  - -Random, non-destructive
  - —No permanent damage to memory
- Detected using Hamming error correcting code

## **Error Correcting Code Function**



# Reading

- The RAM Guide
- DRAM